A Low Power Low Noise Chopper-Stabilized Tow-stage Operational Amplifier for Portable Bio-potential Acquisition Systems Using 90 nm Technology

Fateh Moulahcene¹, Nour-Eddine Bouguechal¹ and Youcef Belhadji²

¹Advanced Electronics Laboratory (LEA), University of Batna, Avenue Chahid Boukhlef, 05000, Batna, Algeria
Micro30.sysfateh@gmail.com

²Unit of research of materials and renewable energies, faculty of science, Abou bekr Belkaid University, PB 119 Tlemcen 13000, Algeria

Abstract

This paper presents a high performance chopper-Stabilized Two-stage operational amplifier for biomedical applications. This Two-stage is designed for low noise, low power, high PSRR and high CMRR. The Miller compensation technique (Cₐ) is used with a nulling active resistance (Rₚ) implemented using Transmission gate (TG) transistors for stable operation in feedback mode. Chopper stabilization technique has been widely used in amplifiers for flicker (1/f) noise and offsets reduction purposes using the principles of modulation and demodulation. Thus, the functionality and performance of modulation and demodulation circuits determines the realization and attainment of chopper stabilization. The operational amplifier was manufactured in a SPECTRE using GPDK 90nm CMOS technology with threshold voltages of 0.17 V and -0.14 V achieve a low power 2.6uW, 13.5nV/√Hz at 10Hz high CMRR up to 130dB and PSRR up to 70dB at 1V power supply.

Keywords: Two-stage amplifier, Miller compensation, Transmission gate, CMRR (Common mode Rejection Ratio), Modulation, Demodulation, Chopper stabilization

1. Introduction

The trend in the use of low-voltage power supplies for CMOS integrated circuits is by the reliability issue of small size MOSFET transistors and the increasing use of low-weight long life battery-operated portable electronic systems [1, 2].

With the rapid development of microelectronics in the recent past years, more and more applications require an ultra-low amplitude signal measurement module, such as implantable devices in biomedical application to monitor several Neuro-muscular activities [3-6].

Monitoring biomedical signals of the human body is a very interesting topic since it can be used to know vital health information of the body from the acquired data. These data capacitates medical practitioners to diagnose diseases [7, 8].

Biomedical signals, such as electrocardiogram (ECG), Electromyogram (EMG), Electroencephalogram (EEG), are characterized by their low voltage-levels and low frequency, Table 1 shows the characteristics of these signals [8-12].
Table 1. Most Commonly used Biomedical Signals

<table>
<thead>
<tr>
<th>Signal</th>
<th>Frequency</th>
<th>Amplitude</th>
</tr>
</thead>
<tbody>
<tr>
<td>ECG</td>
<td>0.05-250 Hz</td>
<td>5 uV-8 mV</td>
</tr>
<tr>
<td>EEG</td>
<td>0.5-200 Hz</td>
<td>2 uV-200 uV</td>
</tr>
<tr>
<td>EMG</td>
<td>0.01-10 KHz</td>
<td>50 uV-10 mV</td>
</tr>
</tbody>
</table>

A low noise and low power consumption amplifier is one of the key circuits for detecting the small level signals in the biomedical applications. However, in CMOS technology the 1/f noise becomes a serious problem which limits the minimum detectable signal in amplifier at low frequency [13, 14]. The chopping technique is widely used in amplifier for low noise. It is a modulation and demodulation technique that can be employed to reduce the effect of operational amplifier imperfections including noise and input referred dc offset voltage [15].

The Famous architecture used in a biomedical monitoring system, are an operational amplifier, must exhibit very low-referred noise, low power and high Common Mode Rejection Ratio (CMRR).

In this paper, a low voltage, low noise and high CMRR operational amplifier for portable monitoring system is proposed. The operational amplifier is able to work under 1-V supply, has high CMRR and low noise.

2. ECG Data Acquisition System

ECG data acquisition begins with the use of electrodes that attached to body skin. Three electrodes are used as sensors to detect the heart signals from a human body. Two electrodes are placed each on the left and right wrist while the third electrode is placed on the ankle of the leg as ground [16].

The ECG signal that acquired is in the range of 5uV to 8 mV. Due to the weak voltage level, the signal is fed into an amplifier circuit to be amplified to a desirable voltage level. Output from the amplifier is then fed into a bandpass filter circuit and a High Q notch filter. The purpose of this filter is to filter out the very low and high frequency noise components of the signals and the 60-Hz power line interference. The desirable analog output from the filter is then sent to S/H and ADC to become a digital signal. After that, these digital data will processed in PCs or microprocessors. Figure 1 shows the proposed ECG data acquisition system [7, 16-19].

![Figure 1. The Proposed ECG Data Acquisition](image)

We have collected data from MIT-BIH Arrhythmia Database [20-22], for training and testing of proposed ECG amplifier Design. See Figure 2 of the input (VIN) ECG signal.

3. ECG Amplifier Design

A normal ECG signal falls in the range of 5uV – 8mV. The amplifier is required to increase this weak signal into an acceptable level. The main operational amplifier for
biomedical applications is illustrated in Figure 3. This Two-stage architecture with miller compensation capacitor (Cc) and nulling active resistor (Rz), is used for the design of the operational amplifier with the first stage being a differential input pair and the second, a gain stage.

![Figure 2. ECG Signal from MIT-BIH Arrhythmia Database (Vin(max)=1.5mV)](image)

This Two-stage architecture with miller compensation capacitor (Cc) and nulling active resistor (Rz), is used for the design of the operational amplifier with the first stage being a differential input pair and the second, a gain stage. Because the Biomedical signal is so weak, the noise will affect the real biomedical signal. Due to the low frequency of biomedical signal the flicker noise dominates, it has strong dependence on the width and length product of a CMOS transistor. The flicker noise is modeled in Eq (1), the spectral density of flicker noise is inversely proportional to the transistor area, WL. In other words, 1/f noise can have a lesser effect on larger devices. However the input pair (M1 and M2) of the input stage has been designed using large PMOS transistors. A P-channel current source (M5) and an n-channel current mirror load (M3 and M4) are used in the input stage.

\[ V_n^2 = \frac{K}{C_{ox}WL} \frac{1}{f} \]  

(1)

The second stage of the operational amplifier includes an n-channel common-source amplifier (M6) with a p-channel current source load (M7).

The high output resistances of these two transistors (M7, M6) equate to a relatively large gain for this stage and an overall moderate gain for the complete amplifier. Because the operational amplifier inputs are connected to the gates of MOS transistors, the input resistance is essentially infinite. The sizes of the transistors were designed for a bias current of 0.5μA to provide for sufficient output voltage swing, output-offset voltage, slew rate, and gain-bandwidth product.

### 3.1. Current Mirrors

Current mirrors are used extensively in MOS analog circuits both as biasing elements and as active loads to obtain high AC voltage gain [23, 24]. Enhancement mode transistors remain in saturation when the gate is tied to the drain, as the drain-to source voltage (VDS) is greater than the gate-to-source voltage (VGS) due to the threshold voltage (Vth) drop, i.e.,
Based on Eq (2), constant current sources are obtained through current mirrors designed by passing a reference current through a diode-connected (gate tied to drain) transistor. We choose a simple current mirror because low voltage (1-V), Figures 4(a) and (b) show the PMOS and NMOS current mirrors design. A PMOS mirror serve as a current source while the NMOS acts as a current sink.

The voltage developed across the diode-connected transistor is applied to the gate and the source of the second transistor, which provides a constant output current. Since both the transistors have the same gate to source voltage, the currents when both transistors are in the saturation region of operation, are governed by the following Eq (3) and Eq(4) assuming matched transistors. The current ratio Iout/Iref is determined by the aspect ratios of the transistors. The reference current that was used in the design is 0.5μA. The desired output current is 1μA.

For the PMOS current mirror, we can write,

\[
\frac{I_{\text{out}}}{I_{\text{ref}}} = \frac{W_2}{L_2 \cdot \frac{W_1}{L_1}}
\]  
(3)

For the NMOS current mirror, we can write,

\[
\frac{I_{\text{out}}}{I_{\text{ref}}} = \frac{W_4}{L_4 \cdot \frac{W_3}{L_3}}
\]  
(4)

**Figure 3. Schematic of Two-stage Operational Amplifier**
3.2. Active Resistors

There are two active resistors used in the design. Firstly, the reference current that is applied to the current mirror is obtained by means of an active resistor. The resistor here is obtained by simply connecting the gate of an NMOS (M11) to its drain as shown in Figure 5. This connection forces the MOSFET to operate in saturation.

Figure 5. Active Resistor

The second active resistor a transmission gate (TG) shown in Figure 7 has been used to realize the nulling active resistance (Rz) to reduce the effects of the right hand plane zero in the transfer function. The gate of these transistors M9, M10 is biased at VDD, VSS respectively. Its small signal output resistance is obtained from Eq (5) and Eq(6) (V_{ds} very small).

The dynamic range limitations associated with single channel MOS switches can be avoided with CMOS switch shown in figure 6. Using the CMOS technology, a switch usually constructed by connecting P-channel and N-channel enhancement mode in parallel as illustrated.
For this configuration, when Q is low; both transistors are off, creating an effective open circuit. When Q is high both transistors are on, giving a low impedance state. The bulk potentials of the p-channel and n-channel devices are taken at the highest and lowest potentials respectively. The primary advantage of the CMOS switch over the single channel MOS switch is that the dynamic analog-single range in the ON state is greatly increased [24].

\[
R_{\text{on}} = \frac{1}{U_n C_{\text{ox}} \frac{W}{L} \left(V_{\text{gs}} - V_{\text{thn}}\right)}
\]

\[
R_{\text{off}} = \frac{1}{U_p C_{\text{ox}} \frac{W}{L} \left(V_{\text{gs}} - V_{\text{thp}}\right)}
\]

4. Chopper Stabilization Structure

CMOS technology suffers from a specific type of noise namely flicker noise is concentrated in low frequency bands. It arises from the channel of the MOS transistor, due to the imperfect silicon crystal structure at the interface between the gate oxide and the silicon substrate [13]. Amongst the technique used to reduce the effect of such noise type is chopper stabilization technique, when compared to other published techniques, chopper stabilization efficiently reduces the flicker noise in the design of an analog circuit [14]. In Figure 7, we show the theory of the chopper stabilization structure.

![Figure 6. Transmission Gate (TG)](image)
In Figure 7, the input signal is firstly modulated by the chopping signal with the chopping frequency $F_{\text{chop}}$ and shifted to odd harmonic of the chopping frequency. And after amplification it is demodulated to the even harmonics. However, the noise and DC offset before the amplifier is just modulated once and shifted to the odd harmonics of chopping frequency. It leaves the thermal noise at the base-band and reduces much of flicker noise. Figure 8 shows the signal and noise wave at the node of chopper stabilization structure. Through the chopper stabilization technique, we can reduce the low frequency noise and DC offset effectively [25].

4.1. Modulation and Demodulation Circuit

For the switches of modulation and demodulation circuit, the structure of differential NMOS switch which is shown in figure 9 is used in this design [26, 27].

The modulator inverts the signal when $Q$ is low and does not invert the signal when $Q$ is high. The demodulator is identical. However, the modulator and demodulator can be independently controlled which makes it possible to adjust for phase delay problems.
The modulator circuit, which is placed before the chopper amplifier, is critical to range of nonlinearities and noise. Hence for low noise Two-stage operational amplifier applications, critical attention should be given to the design of the modulator part for better noise and offset minimization.

![Figure 9. Differential NMOS Switch](image)

Clock feed-through and charge injection are the main factors resulting in nonlinearity in MOS switches. Figure 10 shows differential NMOS chopper circuit with half size dummy switches incorporation [27-29].

![Figure 10. Differential Chopper Circuit with Dummy Switches](image)

5. Simulation and Discussion

The proposed two-stage operational amplifier consists of a differential difference amplifier and a chopper circuit. The following subsections explain the simulation of each module.
5.1. Device Parameter

Table 2 gives the device parameter for a Two-stage operational amplifier.

**Table 2. Device Parameter for Two-stage Amplifier**

<table>
<thead>
<tr>
<th>Device</th>
<th>Type</th>
<th>W(um)</th>
<th>L(um)</th>
</tr>
</thead>
<tbody>
<tr>
<td>M1,M2</td>
<td>P</td>
<td>10</td>
<td>0.378</td>
</tr>
<tr>
<td>M3,M4</td>
<td>N</td>
<td>18</td>
<td>0.556</td>
</tr>
<tr>
<td>M5,M8</td>
<td>P</td>
<td>35</td>
<td>0.460</td>
</tr>
<tr>
<td>M7</td>
<td>P</td>
<td>80</td>
<td>0.530</td>
</tr>
<tr>
<td>M6</td>
<td>N</td>
<td>15</td>
<td>0.100</td>
</tr>
<tr>
<td>M9</td>
<td>N</td>
<td>1</td>
<td>0.100</td>
</tr>
<tr>
<td>M10</td>
<td>P</td>
<td>10</td>
<td>0.100</td>
</tr>
<tr>
<td>M11</td>
<td>N</td>
<td>3</td>
<td>0.800</td>
</tr>
</tbody>
</table>

5.2. Frequency Response, Compensation

Operational amplifier architectures are generally two types: single-stage externally compensated or two stage internally compensated amplifiers, both of which can have a dominant two pole type frequency response [30]. Ignoring higher order poles, the small signal behavior of the two stage amplifier can be modeled by the general two poles, one zero small signal equivalent circuit shown in Figure 11. Referring back to the model of the input stage Figure 3 (Without (Cc) and (Rz)), We have two poles these are Eq (7) and Eq (8)

\[
P_1 = \frac{1}{C_1 \frac{1}{g_{m3}}}
\]

\[
P_2 = \frac{1}{C_2 (r_{02} r_{04})}
\]

The compensation of the two stage CMOS amplifier can be carried out using a pole splitting capacitor. The goal of the compensation task is to achieve a phase margin greater than 45 degree. The circuit can be approximately represented by the small signal equivalent circuit of Figure 11 (without Rz), if the non-dominant poles which may exist on the circuit are neglected.

![Figure 11. Simplified Small Signal Model of the Basic Two Stage Op-amp Added with The Nulling Resistor](image)
The circuit displays two poles and a half right plane zero, which under an assumption that the poles are widely separated can be shown to be approximately located at (Eq (9), Eq (10) and Eq (11)).

\[
P_1 = \frac{-1}{(1 + g_{m2} R_2) C_c R_1}
\]

\[
P_2 = \frac{-g_{m2} C_c}{C_1 C_2 + C_c C_1 + C_2 C_c}
\]

\[
Z = \frac{g_{m2}}{C_c}
\]

Note that the pole due to the capacitive loading of the first stage by the second, \( p_1 \), has been pushed down to a very low frequency by the miller effect in the second stage, while the pole due to the capacitance at the output node of the second stage \( p_2 \), has been pushed to a very high frequency due to the shunt feedback. For this reason, the compensation technique is called pole splitting.

Physically, the zero arises because the compensation capacitor provides a path for the signal to propagate directly through the circuit to the output at high frequencies. Since there is no inversion in that signal path as there is in the inverting path dominant at low frequencies, stability degraded.

An even simpler approach is to insert an active nulling resistor (Rz) in series with the compensation capacitor as shown in Figure 4 and Figure 8. If Rz is assumed to be less than R1 or R2 and the poles are widely spaced, then the poles are: (Eq(12),Eq(13),Eq(14) and Eq(15)).

\[
P_1 = \frac{-1}{(1 + g_{m2} R_2) C_c R_1} \approx \frac{-1}{g_{m2} C_c R_1 R_2}
\]

\[
P_2 = \frac{-g_{m2} C_c}{C_1 C_2 + C_c C_1 + C_2 C_c} \approx \frac{-g_{m2}}{C_2}
\]

\[
P_3 = \frac{-1}{R_z C_i}
\]

\[
Z = \frac{1}{C_c \left( g_{m2} - R_z \right)}
\]

The resistor RZ = (Ron||Rop) allows independent control over the placement of the zero. The zero vanishes when RZ is made equal to 1/gm2. In fact, the resistor can be further increased to move the zero into the left half-plane and place it on top of p2 to improve the amplifier phase margin. RZ can be realized by a CMOS switch transistor in the triode region.

Using CMOS switch is to increase dynamic range. Where the resistance of CMOS switch is plotted as a function of the input voltage figure 12, in this figure, the p-channel M10 and n-channel M9 devices are sized in such a way that they have an equivalent resistance to identical terminal conditions.
The peak behavior at midrange (near VDD/2), is due the parallel combination of the two devices M9 and M10. In the right n-channel M9 dominating when E is low, and in the left p-channel M10 dominating when E is high (near VDD).

Figure 13 shows a typical variation of the gain and phase versus frequency, with Cc =0.6 pF, Cp=1 pF.

**Figure 12. Rz of Figure 6, as a Function of E**

**Figure 13. Shows a Typical Variation of the Gain and Phase versus Frequency**

5.3. Common Mode Rejection Ratio CMRR

Due to the large amount of 60-Hz human in bio-potential measurements, common-mode rejection is as important as low-noise operation. CMRR is defined as the ratio of the voltage gain for a differential-mode input signal to the voltage gain for a common-mode input signal, and can be stated as [22]. Therefore, measuring the dc CMRR involves determining the change in the offset voltage due to any change in the applied common-mode voltage. But, power supply voltage variation may affect the output as well as the offset voltage. In order to
ensure that the measured change in the offset voltage is only due to a change in common-mode input voltage, the output voltage of the Two-stage operational amplifier is maintained at a fixed voltage for the complete test sequence.

We simulate the complete circuit in single power supply for CMRR. The results of CMRR are up to 130dB as shown in Figure 14.

![Figure 14. Shows a Variation of the CMRR versus Frequency](image)

5.4. Noise

The input stage dominates the noise of the op amp. PMOS devices offer lower flicker noise which is advantageous in our op amp design. Also, the noise component of the load devices is scaled by the ratio of their transconductance to that of the input pair devices. So, the transconductance of the input differential pair needs to be larger than that of the load pair in order to ensure low input-referred noise. There exists a trade-off between noise and the output swing of the stage. Generally, the overdrive voltage of the current loads is minimized to realize a wide output swing, but for a fixed current bias this increases the transconductance (due to increased W) and thereby results in a larger input-referred noise.

The simulation results of the input referred noise spectrum is depicted in Figure 15, flicker noise below 100Hz is clearly visible, it achieve input referred noise density of $138 \frac{nV}{\sqrt{Hz}}$ at 10Hz.
Figure 15. Simulated Input-refred Noise Spectrum

5.5. Chopper Circuit

The simulation result of the modulator and demodulator circuits in Cadence Virtuoso Spectre circuit simulator showed that the differential NMOS chopper circuit implantation exhibit large charge injections and spikes Whereas, the dummy switch incorporated chopper circuit results in smooth modulated signal output as shown in Figure 16, in Figure 16 is the output modulator signal with dummy switches and Figure 17 is the output of our operational amplifier without low pass filter. The chopper clock is chosen to be a 10 KHz square-wave and the input is 0.5 KHz sinusoidal signal.

Figure 16. Output Modulated Signal
Figure 17. Output of Operational Amplifier without Low Pass Filter

Figure 18 indicates the simulation of the input referred noise spectrum with chopper or without chopper. Compared with non-chopper amplifier with chopper amplifier at 10Hz, the input referred noise of chopper amplifier is improved significantly, and when we using the chopper with dummy switch the input referred noise is much better ($13.5 \text{nV/} \sqrt{\text{Hz}}$).

Figure 18. Balanced Two-stage Operational Amplifier Frequency Characteristic

Next the length of the transistor was fixed at the constant value of 0.1um and width was made to vary from 10u up to 50um. According to the recorded results, the width variation
resulted in almost a linear response with the total input referred noise figure magnitude, as shown in figure 19. The wider the transistor used the lower the total input referred noise contribution. Hence, it is important to set the width of the transistors in the modulator demodulator circuit by taking in to consideration the current level.

![Figure 19. Effect of Transistor Width on Total Input Referred Noise](image)

This a standard two-stage 11-transistor amplifier Figure 3 with miller compensation and zero-nulling active resistor \( R_z = (R_n/R_p) \). All the devices operate in saturation region except the transistors M9 and M10 operate in the linear region. The input differential stage draws 1uA, while the output stage current is 1.1uA. This results in a total current consumption of 2.1uA plus the current reference \( I_{ref} = 0.5uA \), i.e. a 2.6 uW power consumption from single 1V supply.

The overall performance summary of the complete circuit two-stage operational amplifier for biomedical applications is given in Table 3.

<table>
<thead>
<tr>
<th>Table 3. Simulation Results of Schematic Two-stage Amplifier</th>
</tr>
</thead>
<tbody>
<tr>
<td>Process</td>
</tr>
<tr>
<td>---------</td>
</tr>
<tr>
<td>Power supply</td>
</tr>
<tr>
<td>Power dissipation</td>
</tr>
<tr>
<td>CMRR</td>
</tr>
<tr>
<td>Bandwidth</td>
</tr>
<tr>
<td>PSRR+</td>
</tr>
<tr>
<td>Ad</td>
</tr>
<tr>
<td>Input offset voltage (Vos)</td>
</tr>
<tr>
<td>PM</td>
</tr>
<tr>
<td>Input-referred-noise at 10 Hz</td>
</tr>
</tbody>
</table>

Table 4 shows a performance comparison between the proposed and currently used [13], [26], [29]. It can be seen that this work achieves the low input referred noise and lowest Power consumption.
### Table 4. Performance Comparison between Others Amplifier Circuits

<table>
<thead>
<tr>
<th></th>
<th>This work</th>
<th>Ref.[13]</th>
<th>Ref.[26]</th>
<th>Ref.[29]</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power supply(V)</td>
<td>1</td>
<td>1.8</td>
<td>3.3</td>
<td>3.3</td>
</tr>
<tr>
<td>Technology CMOS (m)</td>
<td>90n</td>
<td>0.35u</td>
<td>0.18u</td>
<td>0.35u</td>
</tr>
<tr>
<td>CMRR(dB)</td>
<td>131</td>
<td>120</td>
<td>110</td>
<td>-</td>
</tr>
<tr>
<td>Amplifier voltage gain (dB)</td>
<td>48</td>
<td>51</td>
<td>-</td>
<td>124.57</td>
</tr>
<tr>
<td>Power consumption (u W)</td>
<td>2.6</td>
<td>775</td>
<td>420</td>
<td>-</td>
</tr>
<tr>
<td>Input offset voltage(uV)</td>
<td>6.24</td>
<td>-</td>
<td>0.582</td>
<td>&lt;60</td>
</tr>
<tr>
<td>Input referred noise(nV / $\sqrt{Hz}$) @10Hz</td>
<td>13.5</td>
<td>56</td>
<td>22</td>
<td>312.86</td>
</tr>
</tbody>
</table>

6. Conclusion

In this paper, we present a Two-stage operational amplifier topology for low voltage and low power, ECG Monitoring System applications. This two-stage amplifier with Miller compensation can be used in low power, low voltage High CMRR and PSRR applications such as biomedical instrument and a small battery operated devices. The circuit has been designed in a SPECTRE using 90nm CMOS technology.

To reduce the noise of the amplifier, we used the P-channel input devices with N-channel load, because it’s flicker noise is less than that the N-channel input devices with P-channel load.

We have described an ECG amplifier with low input-referred noise, 131-dB CMRR, less than 3uW of power consumption, and good cardiac signal fidelity.

Proposed two-stage operational amplifier with Miller compensation (Cc) and nulling active resistor (Rz), is well suited to biomedical systems such as cardiac pacemaker, electrocardiogram (ECG) where low-power consumption is of primary concern.

Using the chopper technique improve the input-referred-noise, even if we used the differential NMOS with dummy switches, there is a problem of spikes causing by clock feed-through and charge injection, we can reducing these spikes by using another type of switch like, CMOS Transmission gate with dummy switches or we use other techniques.

**References**


